Title :
An improved parallel architecture fro MPEG-4 motion estimation in 3G mobile applications
Author :
Xu, Donglai ; Gao, Rui ; Batatia, Hadj
Author_Institution :
SST, Teesside Univ., Middlesbrough, UK
Abstract :
A high-parallel VLSI core architecture for MPEG-4 motion estimation is proposed in this paper. It possesses the characteristics of low memory bandwidth and low clock rate requirements, thus primarily aiming at 3G mobile applications. Based on a one-dimensional tree architecture, the architecture employs the dual-register/buffer technique to reduce the preload and alignment cycles. As an example, full-search block matching algorithm has been mapped onto this architecture using a 16-PE array that has the ability to calculate the motion vectors of QCIF video sequences in real time at 1 MHz clock rate and using 15.5 Mbytes/s memory bandwidth.
Keywords :
3G mobile communication; VLSI; buffer storage; motion estimation; vectors; video signal processing; 1 MHz; 15.5 MByte/s; 16-PE array; 3G mobile applications; MPEG-4 motion estimation; dual-register-buffer technique; full-search block matching algorithm; high-parallel VLSI core architecture; low clock rate requirements; low memory bandwidth; motion vectors; one-dimensional tree architecture; parallel architecture; very large scale integration; video sequences; Bandwidth; Clocks; MPEG 4 Standard; Motion estimation; Signal processing algorithms; Streaming media; Video compression; Video sequences; Videoconference; Web and internet services;
Conference_Titel :
Multimedia and Expo, 2003. ICME '03. Proceedings. 2003 International Conference on
Print_ISBN :
0-7803-7965-9
DOI :
10.1109/ICME.2003.1221343