Title :
An ultra-fast Reed-Solomon decoder soft-IP with 8-error correcting capability
Author :
Yamane, T. ; Katayama, Y.
Author_Institution :
Tokyo Res. Lab., IBM Res., Kanagawa, Japan
Abstract :
We present algorithm and IP design of a parallel Reed-Solomon decoder with up to 8-byte random error correcting capability. The decoder soft-IP consists of a core that can be designed as parallel combinational circuits of around 62K primitive gates and a peripheral that can be arranged flexibly depending on codeword configurations. The technology mapping results with even commercial FPGA demonstrates that a single core can achieve a throughput well over 40 Gbps when it is 4-stage pipelined. A single decoder design can process N-interleaved codewords efficiently if the core is operated in a time division multiplexing manner.
Keywords :
Reed-Solomon codes; combinational circuits; decoding; error correction codes; field programmable gate arrays; interleaved codes; parallel algorithms; time division multiplexing; 40 Gbit/s; 8-error correcting capability; N-interleaved codewords; codeword configurations; commercial FPGA; decoding algorithm; field programmable gate array; parallel combinational circuits; random error correcting capability; single decoder design; technology mapping; time division multiplexing; ultrafast Reed-Solomon decoder soft-IP; Algorithm design and analysis; CMOS technology; Combinational circuits; Decoding; Delay; Error correction; Error correction codes; Laboratories; Reed-Solomon codes; Throughput;
Conference_Titel :
Multimedia and Expo, 2003. ICME '03. Proceedings. 2003 International Conference on
Print_ISBN :
0-7803-7965-9
DOI :
10.1109/ICME.2003.1221344