DocumentCode :
1873619
Title :
SET Emulation Under a Quantized Delay Model
Author :
Valderas, Mario García ; Cardenal, Raúl Fernández ; Ongil, Celia López ; García, Marta Portela ; Entrena, Luis
Author_Institution :
Univ. Carlos III de Madrid, Madrid
fYear :
2007
fDate :
26-28 Sept. 2007
Firstpage :
68
Lastpage :
78
Abstract :
Single event transient (SET) fault analysis is usually performed trough digital simulation at the gate level. However, this method cannot be used for large fault injection campaigns, since gate level simulation is quite slow. In this paper, we propose an approach to build an FPGA based SET emulator, which implements a quantized delay model of the circuit under evaluation. Experimental results demonstrate that the quantized delay model produces accurate results and can be easily captured in a FPGA. The proposed approach can be automated to increase SET fault analysis performance by three orders of magnitude with respect to simulation.
Keywords :
circuit reliability; delays; fault diagnosis; field programmable gate arrays; transient analysis; FPGA; SET emulation; fault analysis; quantized delay model; single event transient; Circuit faults; Circuit simulation; Clocks; Delay effects; Emulation; Field programmable gate arrays; Flip-flops; Logic; Performance analysis; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault-Tolerance in VLSI Systems, 2007. DFT '07. 22nd IEEE International Symposium on
Conference_Location :
Rome
ISSN :
1550-5774
Print_ISBN :
978-0-7695-2885-4
Type :
conf
DOI :
10.1109/DFT.2007.49
Filename :
4358374
Link To Document :
بازگشت