DocumentCode :
1873829
Title :
High performance ultra-thin silicon nitride gate dielectrics prepared by in-situ RTCVD techniques
Author :
Jeon, Joong S. ; Xiang, Qi ; Kim, Hyeon S. ; Tseng, Hsing-Huang ; Ogle, Bob
Author_Institution :
AMD, Sunnyvale, CA, USA
fYear :
2001
fDate :
2001
Firstpage :
300
Lastpage :
305
Abstract :
Through the characterization of RTCVD process conditions, high performance CMOS devices based on silicon nitride stack gate dielectrics with 40 nm gate length were prepared. In sub 20 Å thick ultra-thin stack gate dielectrics approaching 12 Å of EOT, it was found that HF last cleaned dielectric layer shows slightly higher leakage current as compared to the conventional RCA cleaned dielectric layer. It may be due to thinner dielectric properties on HF last cleaned surfaces. It was also found that annealing with NO, N2O and N2 modifies the bonding structure of silicon nitride stack layers and significantly improved the properties of ultra-thin stack gate dielectrics.
Keywords :
CVD coatings; annealing; dielectric thin films; leakage currents; rapid thermal processing; silicon compounds; surface cleaning; 40 nm; CMOS device; HF cleaning; RCA cleaning; Si3N4; annealing; bonding structure; dielectric properties; in situ RTCVD technique; leakage current; silicon nitride ultrathin stack gate dielectric; Annealing; Bonding; Chemical processes; Cleaning; Dielectric devices; Dielectric measurements; Hafnium; Leakage current; Silicon; Thickness measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Thermal Processing of Semiconductors 9th Internationa Conference on RTP 2001
Print_ISBN :
0-9638251-0-4
Type :
conf
DOI :
10.1109/RTP.2001.1013783
Filename :
1013783
Link To Document :
بازگشت