Title :
Fault Tolerant Arithmetic Operations with Multiple Error Detection and Correction
Author :
Valinataj, Mojtaba ; Safari, Saeed
Author_Institution :
Univ. of Tehran, Tehran
Abstract :
Emerging technologies are dealing with more complex VLSI systems, also smaller gates and transistors which are severely influenced by electromagnetic noises and single event transient (SET) errors. Because of this increase in sensitivity and decrease in size, several soft errors might appear at the same time which can lead to multiple simultaneous errors. In this paper a concurrent and multiple error detection and correction scheme is presented for adders and multipliers based on the combination of a parity prediction scheme and a partially distributed triple modular redundancy. This scheme fits carry look-ahead and carry-skip adders/ALUs in which the carry logic represents the largest part of the circuit. The efficiency of the scheme is basically analyzed by the probability computations. The simulation of multiple random fault injection is performed to validate the predicted performance.
Keywords :
VLSI; adders; carry logic; error correction; error detection; fault tolerance; integrated circuit design; integrated circuit reliability; probability; ALU; VLSI systems; carry logic; carry look-ahead adders; carry-skip adders; electromagnetic noises; fault tolerant arithmetic operations; multiple error correction; multiple error detection; multiple random fault injection; parity prediction scheme; partially distributed triple modular redundancy; probability computation; single event transient errors; Adders; Arithmetic; Electromagnetic interference; Electromagnetic transients; Error correction; Fault detection; Fault tolerance; Logic circuits; Redundancy; Very large scale integration;
Conference_Titel :
Defect and Fault-Tolerance in VLSI Systems, 2007. DFT '07. 22nd IEEE International Symposium on
Conference_Location :
Rome
Print_ISBN :
978-0-7695-2885-4
DOI :
10.1109/DFT.2007.56