DocumentCode :
1873863
Title :
Chip scale packaging and redistribution
Author :
Magill, Paul A. ; Machon, Wayne C. ; Rinne, Glenn A. ; Mis, JDaniel ; Baggs, Joseph W.
Author_Institution :
Unitive Electron. Inc., Research Triangle Park, NC, USA
fYear :
1998
fDate :
15-18 Mar 1998
Firstpage :
69
Lastpage :
72
Abstract :
Packaging of electronic components is in a transitional phase due to the relentless progress of transistor integration that is going on in the semiconductor environment. While all manufacturers may want to transition directly to flip chip, for a number of reasons, that may not always be possible. There are areas, in electronic manufacturing, that are under pressure to increase packaging density and reduce size and weight. For these products, solutions that allow manufacturers to operate in an environment that is familiar while additional infrastructure for full flip chip is being implemented are valuable. Packaging solutions of this type are referred to as chip scale packages. The use of redistributed lines in the solder provides for the smallest possible chip scale package. This particular methodology for producing a chip scale package meets all of the criteria established for evaluating the worthiness of a CSP and can be manufactured today at the lowest possible cost
Keywords :
integrated circuit packaging; integrated circuit reliability; CSP; chip scale packaging; packaging density; redistributed lines; size; weight; Assembly; Chip scale packaging; Electronics packaging; Flip chip; Manufacturing; Microprocessors; National electric code; Semiconductor device manufacture; Semiconductor device packaging; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Packaging Materials, 1998. Proceedings. 1998 4th International Symposium on
Conference_Location :
Braselton, GA
Print_ISBN :
0-7803-4795-1
Type :
conf
DOI :
10.1109/ISAPM.1998.664436
Filename :
664436
Link To Document :
بازگشت