DocumentCode :
1874574
Title :
Nanofabric PLA architecture with Redundancy Enhancement
Author :
Joshi, Mandar V. ; Al-Assadi, Waleed K.
Author_Institution :
Univ. of Missouri-Rolla, Rolla
fYear :
2007
fDate :
26-28 Sept. 2007
Firstpage :
427
Lastpage :
438
Abstract :
Fundamental electronic structures such as diodes and FETs have been shown to be constructed using selectively doped semiconducting carbon nanotubes or silicon nanowires (CNTs, SiNWs) at nanometer scale. Memory and Logic cores have been proposed, that use the configurable junctions in 2D crossbars of CNTs. These memory and logic arrays at this scale exhibit a significant amount of defects that account for poor a yield. Configuration of these devices in the presence of defects demands an overhead in terms of area and programming time. This work introduces a PLA configuration that makes use of fixed and adaptive redundancy in terms of the number of nanowires. This is done in order to simplify the process of programming the PLA, increase the yield, reduce the time complexity, and in turn, reduce the cost of the system.
Keywords :
nanotechnology; nanowires; programmable logic arrays; redundancy; PLA configuration; adaptive redundancy; nanofabric PLA architecture; nanowires; programmable logic array; redundancy enhancement; Carbon nanotubes; FETs; Logic arrays; Logic devices; Logic programming; Nanowires; Programmable logic arrays; Semiconductivity; Semiconductor diodes; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault-Tolerance in VLSI Systems, 2007. DFT '07. 22nd IEEE International Symposium on
Conference_Location :
Rome
ISSN :
1550-5774
Print_ISBN :
978-0-7695-2885-4
Type :
conf
DOI :
10.1109/DFT.2007.36
Filename :
4358412
Link To Document :
بازگشت