Title :
Impact of technology scaling on the combinational logic soft error rate
Author :
Mahatme, N.N. ; Gaspard, N.J. ; Assis, T. ; Jagannathan, Sarangapani ; Chatterjee, I. ; Loveless, T.D. ; Bhuva, B.L. ; Massengill, Lloyd W. ; Wen, S.J. ; Wong, Rita
Author_Institution :
Vanderbilt Univ., Nashville, TN, USA
Abstract :
Experimental results from alpha particle irradiation of 40-nm, 28-nm and 20-nm bulk technology circuits operating in the GHz range suggest that the combinational logic soft error rate (SER) per logic gate decreases with scaling. This rate of decrease for the logic SER with scaling, however, is not as high as that of the latch SER. As a result, the proportion of combinational logic soft errors at the chip level is shown to increase. Results suggest that alpha-particle logic SER of average sized circuits is about 20% of the latch SER at 20-nm node while it is only 10% at 40-nm at 500 MHz. Moreover, the frequency at which combinational logic SER exceeds latch SER decreases with scaling. Factors that influence logic soft error scaling trends, such as sensitive area, transient pulse-widths and latch characteristics, are estimated through simulations and soft-error rate predictions for future technology nodes are made.
Keywords :
combinational circuits; logic gates; radiation hardening (electronics); GHz range; alpha particle irradiation; alpha-particle logic SER; bulk technology circuits; chip level; combinational logic SER; combinational logic soft error rate; frequency 500 MHz; logic gate; logic soft error scaling trends; size 20 nm; size 28 nm; size 40 nm; soft-error rate predictions; Alpha particles; Flip-flops; Inverters; Latches; Logic gates; MOSFET; Market research; Combinational logic; Technology scaling Soft errors; frequency; technology scaling;
Conference_Titel :
Reliability Physics Symposium, 2014 IEEE International
Conference_Location :
Waikoloa, HI
DOI :
10.1109/IRPS.2014.6861093