Title :
High performance circuits for the i486 processor
Author :
Miller, James ; Roberts, Ben ; Madland, Paul
Author_Institution :
Intel Corp., Santa Clara, CA, USA
Abstract :
Three high-performance circuit blocks of the i486 processor are described: a large, on-chip cache; a 1× clock generator; and a high-speed, 32-b adder. In addition, a summary of the methodology used to design these circuits are given. The circuit used to regulate the clock duty cycle used a feedback technique to adjust timer delays, preventing clock overlap. The timer circuit uses current mirror transistors and capacitors to create a delay interval controlled by the reference voltages. The 1× clock circuit on the i486 processor eases board design requirements by eliminating the need for double frequency clocks with tight timing
Keywords :
adders; buffer storage; clocks; microprocessor chips; Intel; adder; cache; clock duty cycle; clock generator; delay interval; feedback; high-performance circuit blocks; i486 processor; Adders; Capacitors; Clocks; Delay; Design methodology; Feedback circuits; Frequency; Mirrors; Process design; Voltage control;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1989. ICCD '89. Proceedings., 1989 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-1971-6
DOI :
10.1109/ICCD.1989.63353