Title :
Proposed best practices in silicon photonics layout vs. schematic physical verification
Abstract :
Emerging silicon photonics technology offers the intriguing promise of significant performance improvements coupled with manageable production costs. The fast propagation speed of optical signals minus the encumbrance of physical parasitic degradation implies very fast processing speeds at very low power, while implementing photonics in well-established silicon processes also promises relatively inexpensive manufacturing expenses. However, as silicon photonics design migrates from research into commercial production, photonics designers must embrace some fundamental process changes before fully realizing these benefits. This paper proposes best practices for ensuring accurate extraction and layout vs. schematic (LVS) comparison of silicon photonics circuits.
Keywords :
elemental semiconductors; integrated optoelectronics; silicon; Si; commercial production; optical signals; physical parasitic degradation; production costs; propagation speed; schematic physical verification; silicon photonic circuits; silicon photonic layout; silicon processes; Integrated circuit modeling; Layout; Performance evaluation; Photonics; SPICE; Silicon;
Conference_Titel :
Group IV Photonics (GFP), 2013 IEEE 10th International Conference on
Conference_Location :
Seoul
Print_ISBN :
978-1-4673-5803-3
DOI :
10.1109/Group4.2013.6644458