DocumentCode :
1878943
Title :
A Software-Based Method for Test Vector Compression in Testing System-on-a-Chip
Author :
Biswas, Satyendra ; Das, Sunil R.
Author_Institution :
Dept. of Electr. Eng. & Technol., Georgia Southern Univ., Statesboro, GA
fYear :
2006
fDate :
24-27 April 2006
Firstpage :
359
Lastpage :
364
Abstract :
A new software-based hybrid test vector compression method for testing system-on-a-chip (SOC) using an embedded processor is presented in this paper. In the proposed approach, a software program is first loaded into the on-chip processor memory core together with the compressed test data set. In order to reduce on-chip storage as well as testing time, the large volume of test data input is compressed in a hybrid fashion before being downloaded into the processor. The method combines a set of adaptive coding techniques for the required test data compression. The compression program, however, need not be loaded into the embedded processor, since only the decompression of test data is necessary for application by the automatic test equipment (ATE). Most importantly, this software-based hybrid scheme requires minimal hardware overhead, while the on-chip embedded processor core can be reused for normal operation after the testing is completed. In the paper, only the compression part of the technique is presented, and the efficiency of the suggested hybrid approach is demonstrated through simulation experiments on ISCAS 85 combinational and ISCAS 89 full-scan sequential benchmark circuits
Keywords :
adaptive codes; automatic test equipment; automatic test pattern generation; automatic test software; data compression; integrated circuit testing; system-on-chip; Burrows Wheeler transformation; adaptive coding techniques; automatic test equipment; embedded processor; frequency-directed run-length coding; intellectual property core; on-chip processor memory core; on-chip storage; software program; software-based hybrid test vector compression; system-on-a-chip testing; test data compression; test data decompression; Adaptive coding; Application software; Automatic test equipment; Automatic testing; Circuit testing; Hardware; Software testing; System testing; System-on-a-chip; Test data compression; Automatic test equipment (ATE); Burrows Wheeler transformation (BWT); frequency-directed run-length (FDR) coding; intellectual property (IP) core; system-on-a-chip (SOC) test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference, 2006. IMTC 2006. Proceedings of the IEEE
Conference_Location :
Sorrento
ISSN :
1091-5281
Print_ISBN :
0-7803-9359-7
Electronic_ISBN :
1091-5281
Type :
conf
DOI :
10.1109/IMTC.2006.328472
Filename :
4124344
Link To Document :
بازگشت