DocumentCode :
187999
Title :
Novel configurable logic block architecture exploiting controllable-polarity transistors
Author :
Gaillardon, Pierre-Emmanuel ; Xifan Tang ; De Micheli, G.
Author_Institution :
EPFL, Lausanne, Switzerland
fYear :
2014
fDate :
26-28 May 2014
Firstpage :
1
Lastpage :
3
Abstract :
Controllable-polarity transistors exhibit a device-level configurability. Indeed, they can be dynamically configured between n-type and p-type. Such property can be exploited in Field Programmable Gate Arrays (FPGAs) to replace traditional Look-Up Tables (LUTs) by more powerful configurable units. We report here on a new FPGA logic block architecture, called MCluster, that takes a direct advantage of configurable transistors. The performance of the approach is evaluated and compared to its traditional Complementary Metal-Oxide-Semiconductor (CMOS) counterpart at 22-nm technology node. We note an average saving of 64% in area×delay×power product.
Keywords :
field programmable gate arrays; reconfigurable architectures; table lookup; transistor circuits; CMOS; FPGA logic block architecture; LUTs; MCluster; complementary metal-oxide-semiconductor; configurable logic block architecture; controllable-polarity transistors; device-level configurability; field programmable gate arrays; look-up tables; n-type; p-type; size 22 nm; CMOS integrated circuits; Field programmable gate arrays; Logic gates; Reconfigurable logic; Table lookup; Transistors; Controllable-polarity transistors; Reconfigurable logic; ultra-fine grain logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC), 2014 9th International Symposium on
Conference_Location :
Montpellier
Type :
conf
DOI :
10.1109/ReCoSoC.2014.6861338
Filename :
6861338
Link To Document :
بازگشت