DocumentCode :
188020
Title :
A reconfigurable distributed architecture for clock generation in large many-core SoC
Author :
Chuan Shan ; Galayko, Dimitri ; Anceau, Francois ; Zianbetov, Eldar
Author_Institution :
Sorbonne Univ., UMPC Univ. of Paris VI, Paris, France
fYear :
2014
fDate :
26-28 May 2014
Firstpage :
1
Lastpage :
8
Abstract :
This paper focuses on clock generation and distribution in large SoC. After a brief analysis of diverse existed approaches, we propose a distributed architecture based on coupled local clock generators. Three prototypes are presented to demonstrate the feasibility of a large globally synchronous SoC with high reliability by using this approach. Moreover, the reconfigurability feature of this architecture provides a platform for exploring topologies with potentially improved performance.
Keywords :
clock distribution networks; clocks; coupled circuits; integrated circuit reliability; system-on-chip; clock distribution; coupled local clock generator; large many-core SoC; reconfigurable distributed architecture; reliability; synchronous SoC; Clocks; Field programmable gate arrays; Generators; Oscillators; Phase frequency detector; Synchronization; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC), 2014 9th International Symposium on
Conference_Location :
Montpellier
Type :
conf
DOI :
10.1109/ReCoSoC.2014.6861349
Filename :
6861349
Link To Document :
بازگشت