Title :
A Reconfigurable Multi-Mode Architecture for Reed-Solomon Codec
Author :
Tan, Si-Wei ; Pan, Hong-Bing
Author_Institution :
Coll. of Electron. Eng., Naval Univ. of Eng., Wuhan, China
Abstract :
In order to save the hardware cost and reduce the power consuming in Reed-Solomon codec, a reconfigurable multi-mode codec is presented, which provides support to encoder and decoder. The reconfigurable calculation module (RCM) in the codec can be reconfigured to perform as a linear feedback shift register (LFSR), syndrome generator and Chien´s search algorithm calculator and can handle variable error correction capability (0 <; t ≤ 8). The design, written in hardware description language (HDL), was realized by using Altera´s FPGA. The result proves that the codec could operation at a max frequency of 90 MHz, and the total logic element count is 2887. This design is suitable for systems such as cable modem and digital video broadcasting (DVB).
Keywords :
Reed-Solomon codes; codecs; field programmable gate arrays; hardware description languages; reconfigurable architectures; shift registers; Chien search algorithm calculator; Reed-Solomon codec; field programmable gate arrays; frequency 90 MHz; hardware description language; linear feedback shift register; reconfigurable calculation module; reconfigurable multimode architecture; syndrome generator; Algorithm design and analysis; Codecs; Computer architecture; Decoding; Generators; Hardware; Reed-Solomon codes;
Conference_Titel :
Computational Intelligence and Software Engineering (CiSE), 2010 International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-5391-7
Electronic_ISBN :
978-1-4244-5392-4
DOI :
10.1109/CISE.2010.5677175