Title :
Applying Virtual Test principles to digital test program development
Author_Institution :
Teradyne Inc., Boston, MA, USA
Abstract :
Simulation model development and test program integration can account for over half the effort spent on digital TPS development. Digital test development in a Virtual Test environment can result in substantial TPS cost reductions through a combination of VHDL device model reuse and ATE environment simulation. Technology developed under the VTest contract sponsored by the U.S. Air Force Wright Laboratory Manufacturing Technology Directorate enables fault simulation of devices supported by VITAL libraries, thereby extending the use of VHDL into test program generation. Simulation driven VTest methodologies enable development of digital test programs completely off-line and with the ability to target virtually any digital ATE
Keywords :
automatic test equipment; automatic test software; digital instrumentation; digital simulation; military equipment; software engineering; ATE environment simulation; US Air Force Wright Laboratory; VHDL device model; VITAL libraries; VTest contract; Virtual Test; digital ATE; digital TPS development; digital test program development; fault simulation; simulation model; test program generation; Automatic testing; Circuit faults; Circuit simulation; Circuit testing; Contracts; Costs; Digital simulation; Probes; Test equipment; Virtual manufacturing;
Conference_Titel :
AUTOTESTCON, 97. 1997 IEEE Autotestcon Proceedings
Conference_Location :
Anaheim, CA
Print_ISBN :
0-7803-4162-7
DOI :
10.1109/AUTEST.1997.633559