Title :
A method for modeling the manufacturability of IC designs
Author :
Boskin, Eric D. ; Spanos, Costas J. ; Korsh, George
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
Abstract :
A methodology for modeling the manufacturability of MOS transistors and circuits is developed. The models are based on a small set of measurable process characterization parameters, whose variation explains the range of performance seen during production. A statistical MOSFET model, based on these measurable process parameters, is developed using global optimization and regression modeling of key fitting parameters in order to accurately predict transistor characteristics over a wide range of process variation. These same process parameters can be measured on the manufacturing floor, both in-line and at electrical test, and can be used to predict the performance of the fabricated integrated circuit before packaging and final test. The models for use in manufacturing and design are integrated. Data taken from the manufacturing line can be used to identify process shifts, as well as to suggest design improvements for manufacturability enhancement
Keywords :
MOS integrated circuits; integrated circuit manufacture; production testing; semiconductor device models; semiconductor process modelling; IC designs; MOS ICs; MOS transistors; final test; global optimization; manufacturability; packaging; process characterization parameters; process shifts; process variation; regression modeling; statistical MOSFET model; transistor characteristics; Circuit testing; Electric variables measurement; Fitting; Integrated circuit modeling; Integrated circuit testing; MOSFET circuits; Manufacturing processes; Predictive models; Production; Virtual manufacturing;
Conference_Titel :
Microelectronic Test Structures, 1993. ICMTS 1993. Proceedings of the 1993 International Conference on
Conference_Location :
Sitges
Print_ISBN :
0-7803-0857-3
DOI :
10.1109/ICMTS.1993.292912