Title :
A Unified Method to Detect Transistor Stuck-Open Faults and Transition Delay Faults
Author :
Devtaprasanna, N. ; Gunda, A. ; Krishnamurthy, P. ; Reddy, S.M. ; Pomeranz, I.
Author_Institution :
Dept. of ECE, Iowa Univ., IA
Abstract :
Detection of transistor stuck-open faults in CMOS circuits requires two-pattern tests. Transition delay fault model is commonly used to model delay causing defects and it also requires two-pattern tests. In this paper we examine the relationship between the two fault models and propose a method for generating test patterns that achieve maximum coverage of both faults. In the proposed method we use an ATPG program for transition delay faults to generate test patterns for both faults. Experimental results are presented to evaluate the effectiveness of our approach
Keywords :
CMOS integrated circuits; automatic test pattern generation; fault simulation; integrated circuit testing; logic testing; CMOS circuits; automatic test pattern generation; transistor stuck-open faults; transition delay faults; two-pattern tests; Automatic test pattern generation; Circuit faults; Circuit testing; Delay; Electrical fault detection; Fault detection; Logic testing; Power supplies; System testing; Test pattern generators;
Conference_Titel :
Test Symposium, 2006. ETS '06. Eleventh IEEE European
Conference_Location :
Southampton
Print_ISBN :
0-7695-2566-0