• DocumentCode
    1883145
  • Title

    On-Chip Evaluation, Compensation, and Storage of Scan Diagnosis Data - A Test Time Efficient Scan Diagnosis Architecture

  • Author

    Poehl, Frank ; Rzeha, Jan ; Beck, Matthias ; Goessel, Michael ; Arnold, Ralf ; Ossimitz, Peter

  • Author_Institution
    Infineon Technol. AG, Neubiberg
  • fYear
    2006
  • fDate
    21-24 May 2006
  • Firstpage
    239
  • Lastpage
    246
  • Abstract
    Technology and product ramp up suffers increasingly from systematic production defects. Diagnosis of scan test fail data plays an important role in yield enhancement as diagnosis of scan fail data helps to understand and overcome systematic production defects. Acquisition of scan fail data during high-volume production can lead to significant test time overhead. This paper presents a new on-chip architecture that evaluates scan test results and stores relevant scan diagnosis information on chip. Scan diagnosis data can be accessed after the scan test has finished with very little test time overhead. Moreover, the proposed technique is ATE independent. An implementation example, based on a state-of-the-art SoC device, is reported
  • Keywords
    boundary scan testing; integrated circuit testing; logic testing; on-chip compensation; on-chip evaluation; scan diagnosis data; scan test fail data; system-on-chip; systematic production defects; yield enhancement; Circuit faults; Circuit testing; Compaction; Failure analysis; Integrated circuit testing; Logic devices; Logic testing; Performance evaluation; Production systems; System testing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Symposium, 2006. ETS '06. Eleventh IEEE European
  • Conference_Location
    Southampton
  • Print_ISBN
    0-7695-2566-0
  • Type

    conf

  • DOI
    10.1109/ETS.2006.34
  • Filename
    1628181