DocumentCode :
1883744
Title :
Calculation of voltage drops in the vias of a multichip package
Author :
Hwang, Lih-Tyng ; Turlik, Iwona
Author_Institution :
Microelectron. Center of North Carolina, Research Triangle Park, NC, USA
fYear :
1990
fDate :
20-23 May 1990
Firstpage :
157
Abstract :
A methodology for calculation of the voltage drops in the vias of a multichip package is presented. The vias are treated as lumped-circuit elements, and the excess capacitance and inductance of the vias are not considered. Numerical techniques were employed to determine the voltage and current waveforms of the signal path between two chips. After the current waveforms for the vias were determined, the voltage drop in ground was obtained by multiplying the current by the internal partial impedance. It was found that the peak noise is very small (in the range of 0.0005 V for a parallel-terminated line) for an input of 1 V due to the utilization of multiple power and ground vias in the design considered. it is point out that the location of the vias (relative to the drivers) has to be carefully chosen when the peak voltage drops are to be minimized
Keywords :
VLSI; electric potential; packaging; current waveforms; internal partial impedance; lumped-circuit elements; multichip package; numerical techniques; peak noise; signal path; vias; voltage drops; voltage waveform; Copper; Dielectric constant; Dielectric materials; Electronics packaging; High-K gate dielectrics; Microelectronics; Noise generators; Power supplies; Signal design; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 1990. ., 40th
Conference_Location :
Las Vegas, NV
Type :
conf
DOI :
10.1109/ECTC.1990.122182
Filename :
122182
Link To Document :
بازگشت