DocumentCode :
1884168
Title :
Applying a high performance tiled rad-hard digital signal processor to spaceborne applications
Author :
Marshall, Joseph ; Berger, Richard ; Bear, Michael ; Hollinden, Lisa ; Robertson, Jeffrey ; Rickard, Dale
Author_Institution :
BAE Syst., Manassas, VA, USA
fYear :
2012
fDate :
3-10 March 2012
Firstpage :
1
Lastpage :
10
Abstract :
This paper discusses the architecture and reviews the development of the RADSPEED™ DSP. It illustrates planned board solutions and briefly highlights the other critical components needed such as regulators, bridges to the rest of the spacecraft and high performance memory. The paper describes the various algorithm elements that may apply to the application classes and compiles information on RADSPEED algorithm elements. Lessons learned from development and translation of algorithms from single string to multi-processing elements using the supporting tools are given. For the many spaceborne processing applications that fit onto this architecture, the RADSPEED DSP provides a very high performance / power solution that will scale with the needs of the application.
Keywords :
avionics; bridge circuits; digital signal processing chips; memory architecture; multiprocessing systems; space vehicle electronics; RADSPEED DSP; RADSPEED algorithm; architecture; bridges; high performance memory; high performance tiled rad-hard digital signal processor; multiprocessing element; planned board solution; regulator; spaceborne processing application; spacecraft; Algorithm design and analysis; Application specific integrated circuits; Bridge circuits; Digital signal processing; Performance evaluation; Program processors; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace Conference, 2012 IEEE
Conference_Location :
Big Sky, MT
ISSN :
1095-323X
Print_ISBN :
978-1-4577-0556-4
Type :
conf
DOI :
10.1109/AERO.2012.6187229
Filename :
6187229
Link To Document :
بازگشت