DocumentCode :
1885420
Title :
Continuous-time optimization of gate timing for synchronous rectification
Author :
Kimball, Jonathan ; Krein, Philip T.
Author_Institution :
Semicond. Products Sector, Motorola Inc., Phoenix, AZ, USA
Volume :
3
fYear :
1996
fDate :
18-21 Aug 1996
Firstpage :
1015
Abstract :
Synchronous rectifiers, which use a controlled MOSFET in place of a standard p-n or Schottky rectifier, are an important technology for low-voltage power converters. Conventional control techniques for synchronous rectification are often very conservative, however, leaving room for improvement. This paper presents a method for monitoring current flow to adaptively optimize the relative timing of two gate signals for a buck converter with synchronous rectification. Theoretical development is given, along with experimental results for two low-voltage converters
Keywords :
continuous time systems; optimisation; power MOSFET; power convertors; rectification; timing; MOSFET; buck converter; continuous-time optimization; current flow; gate timing; low-voltage power converter; synchronous rectification; Adaptive algorithm; Buck converters; MOSFET circuits; Power MOSFET; Pulse width modulation; Rectifiers; Switches; Thyristors; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996., IEEE 39th Midwest symposium on
Conference_Location :
Ames, IA
Print_ISBN :
0-7803-3636-4
Type :
conf
DOI :
10.1109/MWSCAS.1996.592895
Filename :
592895
Link To Document :
بازگشت