Title :
Energy-speed exploration for very-wide range of dynamic V-F scaling
Author :
Stangherlin, Kleber H. ; Bampi, Sergio
Author_Institution :
Inf. Inst. - PPGC, Fed. Univ. of Rio Grande do Sul, Porto Alegre, Brazil
Abstract :
Minimum-energy operation of digital CMOS circuits is commonly associated to the sub-VT regime, carrying huge performance and variability penalties. This paper shows that it is possible to achieve 8x higher energy-efficiency with a very-wide range of dynamic voltage-frequency scaling, from nominal voltages down to the lower boundary of near-VT operation. The cell-library is exercised in a 65nm commercial PDK and targets near-VT operation, mitigating the variability effects without compromising the design in terms of area and energy at strong inversion. The set of cells allows a maximum of 2-stacked transistors, and includes master-slave registers. We report results for medium complexity designs which include a 25kgates notch filter, a 20kgates 8051 compatible core, and 4-combinational/4-sequential ISCAS benchmark circuits. In this work the maximum frequency attainable at each supply for a wide variation of voltage is studied from 150mV up to nominal voltage (1.2V). The sub-VT operation is shown to hold the minimum energy-point at roughly 0.29V, which represents a 2x energy-saving compared to the near-VT regime. Although energy-efficiency peaks in sub-VT for the circuits studied, we also show that in this ultra-low Vdd the circuit timing and power suffer from substantially increased variability impact and a 30x performance drawback, with respect to near-VT.
Keywords :
CMOS digital integrated circuits; combinational circuits; integrated circuit design; notch filters; sequential circuits; 2-stacked transistors; 4-combinational-4-sequential ISCAS benchmark circuits; cell library; circuit timing; digital CMOS circuits; dynamic voltage-frequency scaling; energy efficiency; energy-speed exploration; master-slave registers; notch filter; performance drawback; size 65 nm; variability effects; variability penalty; voltage 150 mV to 1.2 V; Benchmark testing; Capacitance; Dynamic range; Logic gates; MOS devices; Transistors; Voltage control;
Conference_Titel :
Integrated Circuits and Systems Design (SBCCI), 2013 26th Symposium on
Conference_Location :
Curitiba
DOI :
10.1109/SBCCI.2013.6644884