DocumentCode :
1887870
Title :
Forced convective interlayer cooling in vertically integrated packages
Author :
Brunschwiler, Thomas ; Michel, B. ; Rothuizen, Hugo ; Kloter, U. ; Wunderle, B. ; Oppermann, H. ; Reichl, H.
Author_Institution :
Zurich Res. Lab., IBM Res. GmbH, Ruschlikon
fYear :
2008
fDate :
28-31 May 2008
Firstpage :
1114
Lastpage :
1125
Abstract :
The heat removal capability of area-interconnect-compatible interlayer cooling in vertically integrated, high-performance chip stacks was characterized with de-ionized water as coolant. Correlation-based predictions and computational fluid dynamic modeling of cross-flow heat-removal structures show that the coolant temperature increase due to sensible heat absorption limits the cooling performance at hydraulic diameters les 200 mum. An experimental investigation with uniform and double-side heat flux at Reynolds numbers les 1000 and heat transfer areas of 1 cm2 was carried out to identify the most efficient interlayer heat-removal structure. Parallel plate, microchannel, pin fin, and their combinations with pins using in-line and staggered configurations with round and drop-like shapes at pitches ranging from 50 to 200 mum and fluid structure heights of 100 to 200 mum were tested. A hydrodynamic flow regime transition responsible for a local junction temperature minimum was observed for pin fin inline structures. The experimental data was extrapolated to predict maximal heat flux in chip stacks with a 4-cm2 heat transfer area. The performance of interlayer cooling strongly depends on this parameter, and drops from >200 W/cm2 at 1 cm2 and >50 mum interconnect pitch to <100 W/cm2 at 4 cm2.
Keywords :
cooling; electronics packaging; forced convection; Reynolds numbers; area-interconnect-compatible interlayer cooling; computational fluid dynamic modeling; coolant temperature; correlation-based predictions; cross-flow heat-removal structures; forced convective interlayer cooling; heat absorption limits; heat removal; heat transfer; hydrodynamic flow regime transition; interlayer heat-removal structure; local junction temperature minimum; microchannel; parallel plate; pin fin inline structures; vertically integrated high-performance chip stacks; vertically integrated packages; Absorption; Computational fluid dynamics; Computational modeling; Coolants; Cooling; Heat transfer; Packaging; Predictive models; Temperature sensors; Water heating; 3D chip stacks; Interlayer cooling; cross-flow; direct liquid cooling; forced convective single-phase heat transfer; in-line; integrated cooling; microchannel; pin fin; staggered; vertically integrated packages;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal and Thermomechanical Phenomena in Electronic Systems, 2008. ITHERM 2008. 11th Intersociety Conference on
Conference_Location :
Orlando, FL
ISSN :
1087-9870
Print_ISBN :
978-1-4244-1700-1
Electronic_ISBN :
1087-9870
Type :
conf
DOI :
10.1109/ITHERM.2008.4544386
Filename :
4544386
Link To Document :
بازگشت