Title :
VLSI array processors for linear-phase FIR filters
Author :
Abdel-Raheem, Esam ; El-Guibaly, Fayez ; Antoniou, Athanasios
Author_Institution :
Dept. of Electr. & Comput. Eng., Victoria Univ., BC, Canada
fDate :
31 Oct-2 Nov 1994
Abstract :
Array processor implementations are obtained (using the signal flow graph) for linear-phase FIR filters. Three structures are reported in which the inputs are pipelined and/or broadcast and the outputs are pipelined. A novel structure is obtained in which the outputs are localized in separate processing elements. A comparison among the resulting structures is performed based on the sampling rate, the latency, and the communication overhead perspectives. A new fixed-point array-multiplier design is then presented. The new processor can perform an add-multiply-accumulate operation in the same time as a simple multiplier. It increases the speed of operation without incurring extra silicon area or introducing extra latency to the system
Keywords :
FIR filters; VLSI; delay circuits; digital arithmetic; filtering theory; multiplying circuits; parallel architectures; signal flow graphs; signal sampling; VLSI array processors; add-mulitiply-accumulate operation; communication overhead; fixed-point array-multiplier design; latency; linear-phase FIR filters; operation speed; processing elements; sampling rate; signal flow graph; Array signal processing; Broadcasting; Delay; Digital signal processing; Finite impulse response filter; Real time systems; Sampling methods; Signal processing algorithms; Silicon; Very large scale integration;
Conference_Titel :
Signals, Systems and Computers, 1994. 1994 Conference Record of the Twenty-Eighth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
Print_ISBN :
0-8186-6405-3
DOI :
10.1109/ACSSC.1994.471617