DocumentCode :
1888701
Title :
VLSI implementation of rake receiver for IS-95 CDMA testbed using FPGA
Author :
Leung, Oliver ; Tsui, Chi-ying ; Cheng, Roger S.
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong
fYear :
2000
fDate :
9-9 June 2000
Firstpage :
3
Lastpage :
4
Abstract :
In this work, an implementation of a time-multiplexed downlink Rake receiver complying with the IS-95 CDMA standard is presented. A low power architecture of the Rake receiver is implemented. A structure which provides the offset changing for the pseudo-random sequence (PN sequence) used for despreading of the CDMA signals is discussed. Architecture for the efficient time multiplexing of the Rake fingers is also presented. The design was implemented using Xilinx FPGA. It was tested to be functionally correct and the performance complied with IS-95.
Keywords :
VLSI; code division multiple access; field programmable gate arrays; low-power electronics; mobile radio; radio receivers; time division multiplexing; IS-95 CDMA testbed; VLSI implementation; Xilinx FPGA; despreading; low power architecture; pseudo-random sequence; time-multiplexed downlink Rake receiver; Baseband; Digital signal processing; Fading; Field programmable gate arrays; Fingers; Multiaccess communication; Multipath channels; RAKE receivers; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2000. Proceedings of the ASP-DAC 2000. Asia and South Pacific
Conference_Location :
Yokohama, Japan
Print_ISBN :
0-7803-5973-9
Type :
conf
DOI :
10.1109/ASPDAC.2000.835050
Filename :
835050
Link To Document :
بازگشت