DocumentCode
1889269
Title
Timing-driven hierarchical global routing with wire-sizing and buffer-insertion for VLSI with multi-routing-layer
Author
Deguchi, Takahiro ; Koide, Tetsushi ; Wakabayashi, Shin´ichi
Author_Institution
Fac. of Eng., Hiroshima Univ., Japan
fYear
2000
fDate
9-9 June 2000
Firstpage
99
Lastpage
104
Abstract
In high performance VLSI with a multi-layer layout model, the complexity of the global routing problem becomes much high under timing constraints. This paper presents a hierarchical global routing method based on a multi-layer routing model for the high performance standard cell layout. In each hierarchical level, the routes of nets are determined by solving a linear programming problem considering wire-sizing and buffer-insertion under timing constraints. We have implemented the proposed method on a workstation and showed the effectiveness of the method from experimental results.
Keywords
VLSI; circuit complexity; circuit layout CAD; circuit optimisation; delay estimation; graph theory; integrated circuit layout; linear programming; network routing; timing; VLSI; buffer-insertion; hierarchical level; high performance standard cell layout; linear programming problem; multi-layer layout model; multi-routing-layer; timing constraints; timing-driven hierarchical global routing; wire-sizing; workstation implementation; Delay estimation; Design engineering; Electronic mail; Integrated circuit interconnections; Linear programming; Routing; Timing; Transistors; Very large scale integration; Workstations;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2000. Proceedings of the ASP-DAC 2000. Asia and South Pacific
Conference_Location
Yokohama, Japan
Print_ISBN
0-7803-5973-9
Type
conf
DOI
10.1109/ASPDAC.2000.835078
Filename
835078
Link To Document