DocumentCode :
1889359
Title :
A CAD Tool for Generation of Synthesizable and Scalable Square of Binary Numbers
Author :
Al-Khalili, Asim J.
Author_Institution :
Concordia University, Montreal, Canada
fYear :
2006
fDate :
23-29 April 2006
Firstpage :
183
Lastpage :
183
Abstract :
A new method for generating a square of a signed binary number is given. The method is shown to outperform other methods found in literature. Results of comparison with other methods through direct synthesis using FPGA is given. Methods to optimize the architecture in terms of delay, area, power or any combination of these is presented. A C++ program is written that generates VHDL code for any given binary number. A variety of scalable, optimized and portable output is possible by selecting the optimization criteria as delay, power or area.
Keywords :
Added delay; Algorithm design and analysis; Application specific integrated circuits; Communications technology; Data structures; Digital signal processing; Field programmable gate arrays; Mobile communication; Optimization methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networking, International Conference on Systems and International Conference on Mobile Communications and Learning Technologies, 2006. ICN/ICONS/MCL 2006. International Conference on
Print_ISBN :
0-7695-2552-0
Type :
conf
DOI :
10.1109/ICNICONSMCL.2006.2
Filename :
1628428
Link To Document :
بازگشت