DocumentCode :
1890230
Title :
An area/time optimizing algorithm in high-level synthesis for control-based hardwares
Author :
Togawa, Nozomii ; Ienaga, Masayuki ; Yanagisawa, Masao ; Ohtsuki, Tatsuo
Author_Institution :
Dept. of Electron., Inf. & Commun. Eng., Waseda Univ., Tokyo, Japan
fYear :
2000
fDate :
9-9 June 2000
Firstpage :
309
Lastpage :
312
Abstract :
Given a call graph whose node corresponds to a control flow of an application program, the algorithm generates a set of state-transition graphs which represents the input call graph under area and timing constraint. In the algorithm, first state-transition graphs which satisfy only timing constraint are generated and second they are transformed so that they can satisfy area constraint. Since the algorithm is directly applied to control-flow graphs, it can deal with control flows such as bit-wise processes and conditional branches. Further, the algorithm synthesizes more than one hardware architecture candidate from a single call graph for a program. Designers of an application program can select several good hardware architectures among candidates depending on multiple design criteria. Experimental results for several control-based hardwares demonstrate effectiveness and efficiency of the algorithm.
Keywords :
C language; circuit optimisation; graph theory; high level synthesis; area/time optimizing algorithm; bit-wise processes; conditional branches; control-based hardwares; high-level synthesis; input call graph; multiple design criteria; state-transition graphs; Clocks; Control system synthesis; Cryptography; Decoding; Hardware; High level synthesis; Process control; Protocols; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2000. Proceedings of the ASP-DAC 2000. Asia and South Pacific
Conference_Location :
Yokohama, Japan
Print_ISBN :
0-7803-5973-9
Type :
conf
DOI :
10.1109/ASPDAC.2000.835115
Filename :
835115
Link To Document :
بازگشت