Title :
Physical-design-friendly hierarchical logic built-in self-test—A case study
Author :
Nelson, Kelvin ; Shanmugavadivelu, Jaga ; Mekkoth, Jayanth ; Ghanta, Venkat ; Wu, Jun ; Zhuang, Fe ; Chao, Hao-Jan ; Wu, Shianling ; Rao, Jie ; Yu, Lizhen ; Wang, Laung-Terng
Author_Institution :
Cisco Syst., San Jose, CA, USA
Abstract :
This paper describes an application of a physical-design-friendly hierarchical logic built-in self-test (BIST) architecture and validation methodology on a networking system-on-chip (SOC) design. The design consists of two embedded cores, each containing approximately 45 million primitives and 2.5 million flip-flops. The implemented architecture supports an at-speed staggered launch-on-capture clocking scheme and includes novel features to reduce turnaround time during engineering change order (ECO) and the device´s BIST runtime. It also embeds test and diagnosis features to facilitate debugging of the device at the system level. The BIST hierarchy includes wrappers surrounding each core with access from chip-top allowing for both parallel and serial validations of the cores. This case study successfully demonstrates the feasibility of using the implemented features for speedy ECO, synergy with physical design flow, and ease of test and diagnosis.
Keywords :
built-in self test; flip-flops; logic testing; system-on-chip; BIST; engineering change order; flip-flops; launch-on-capture clocking scheme; networking SOC design; physical-design-friendly hierarchical logic built-in self-test; system-on-chip; Automatic test pattern generation; Built-in self-test; Circuit faults; Clocks; Delay; Registers; Runtime; BIST diagnosis; Logic BIST; launch-on-capture;
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4673-1034-5
DOI :
10.1109/ISQED.2012.6187466