DocumentCode :
1890772
Title :
Performance-optimal clustering with retiming for sequential circuits
Author :
Tien, Tzu-Chieh ; Lin, Youn-Long
Author_Institution :
Dept. of Comput. Sci., Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2000
fDate :
9-9 June 2000
Firstpage :
409
Lastpage :
414
Abstract :
We propose an exact clustering with retiming algorithm to minimize the clock period for sequential circuits. Without moving flip-flops (FFs) by retiming, conventional clustering algorithms can only handle combinational parts and therefore cannot achieve the best cycle time. Pan et al. [1998] have proposed an optimal algorithm under the unit gate delay model. We propose a more powerful and faster algorithm that produces optimal results even under the more realistic general gate delay model. Experimental results show that our algorithm is twice as fast as Pan´s.
Keywords :
circuit CAD; clocks; delays; flip-flops; logic CAD; sequential circuits; timing; clock period; cycle time; flip-flops; general gate delay model; performance-optimal clustering; retiming; sequential circuits; Algorithm design and analysis; Clocks; Clustering algorithms; Computer science; Degradation; Delay; Flip-flops; Integrated circuit interconnections; Labeling; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2000. Proceedings of the ASP-DAC 2000. Asia and South Pacific
Conference_Location :
Yokohama, Japan
Print_ISBN :
0-7803-5973-9
Type :
conf
DOI :
10.1109/ASPDAC.2000.835135
Filename :
835135
Link To Document :
بازگشت