• DocumentCode
    1890782
  • Title

    Delay insensitive code-based timing and soft error-resilient and adaptive-performance logic

  • Author

    Liu, Bao ; Chen, Xuemei ; Teshome, Fiona

  • Author_Institution
    ECE Dept., Univ. of Texas, San Antonio, TX, USA
  • fYear
    2012
  • fDate
    19-21 March 2012
  • Firstpage
    63
  • Lastpage
    72
  • Abstract
    Nanoscale VLSI systems are subject to increasingly prevalent catastrophic defects, soft errors, and significant parametric variations, which cannot be reduced below certain levels according to quantum physics, and must be handled by new design methods. In this paper, we leverage the existing fault-secure logic design techniques, and propose resilient and adaptive-performance (RAP) logic based on delay-insensitive (DI) code and inversion-free logic. RAP logic clears all timing errors and achieves adaptive maximum performance in the absence of external soft errors at a higher area/power cost compared with the existing logic paradigms. Our experimental results further demonstrate that dual-rail static (Domino) RAP logic outperforms alternative delay-insensitive (DI) code-based static (Domino) RAP logic with less area, higher performance and lower power consumption in all test cases, and achieves an average of 2.29(2.41)× performance boost, 2.12(1.91)× layout area and 2.38(2.34)× power consumption compared with the traditional minimum area static logic based on the Nangate 45nm open cell library.
  • Keywords
    VLSI; fault diagnosis; logic circuits; logic design; logic gates; low-power electronics; radiation hardening (electronics); DI code; Domino RAP logic; Nangate open cell library; adaptive maximum performance; catastrophic defects; delay insensitive code-based timing; delay-insensitive code-based static RAP logic; dual-rail static RAP logic; external soft errors; fault-secure logic design techniques; inversion-free logic; logic paradigms; lower power consumption; minimum area static logic; nanoscale VLSI systems; performance boost; quantum physics; resilient and adaptive-performance logic; significant parametric variations; soft error-resilient; timing errors; Clocks; Color; Latches; Logic gates; Nanoscale devices; Timing; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design (ISQED), 2012 13th International Symposium on
  • Conference_Location
    Santa Clara, CA
  • ISSN
    1948-3287
  • Print_ISBN
    978-1-4673-1034-5
  • Type

    conf

  • DOI
    10.1109/ISQED.2012.6187475
  • Filename
    6187475