DocumentCode :
1891208
Title :
A cell synthesis method for salicide process [CMOS logic]
Author :
Okada, Kazuhisa ; Yamanouchi, Takayuki ; Kambe, Takashi
Author_Institution :
Design Technol. Dev. Center, Sharp Corp., Nara, Japan
fYear :
2000
fDate :
9-9 June 2000
Firstpage :
517
Lastpage :
522
Abstract :
Our method utilizes the local interconnect between adjacent transistors, which is available in some salicide processes, and optimizes the transistor placement of a cell considering both area and the number of local interconnects. In this way we reduce the number of metal wires and contacts, The circuit model is not restricted to conventional series-parallel CMOS logic, and our method enables us to synthesize CMOS pass-transistor circuits, Experimental results show that our method uses the local interconnect effectively, and optimizes both cell area and metal wirelength.
Keywords :
CMOS logic circuits; integrated circuit interconnections; integrated circuit metallisation; integrated circuit modelling; wiring; CMOS logic; cell area; cell synthesis method; circuit model; local interconnect; metal wirelength; metal wires; pass-transistor circuits; salicide process; transistor placement; CMOS logic circuits; Circuit optimization; Circuit synthesis; Cost function; Integrated circuit interconnections; Libraries; Optimization methods; Semiconductor device modeling; Silicides; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2000. Proceedings of the ASP-DAC 2000. Asia and South Pacific
Conference_Location :
Yokohama, Japan
Print_ISBN :
0-7803-5973-9
Type :
conf
DOI :
10.1109/ASPDAC.2000.835155
Filename :
835155
Link To Document :
بازگشت