DocumentCode :
1891608
Title :
Interconnect analysis in spin-torque devices: Performance modeling, sptimal repeater insertion, and circuit-size limits
Author :
Rakheja, Shaloo ; Naeemi, Azad
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2012
fDate :
19-21 March 2012
Firstpage :
283
Lastpage :
290
Abstract :
A spin-torque device may be considered as the basic building block of an information processing system utilizing electron spin as the state variable. In this paper, interconnection aspects of spin-torque circuits are analyzed and their performance and energy dissipation are compared against those of their conventional electrical counterparts at the 7.5nm technology node. Spin circuits with two flavors of nanomagnet dynamics are considered: (a) nanomagnets with complete spin-torque assisted switching and (b) nanomagnets with mixed-mode switching utilizing Bennett clocking. The interconnect in the spin-torque logic is assumed to be implemented with graphene nanoribbons. It is found that a spin system with a full spin-torque assisted switching may have energy dissipation equal to that of the CMOS system only if electrical currents as low as 250nA are utilized with half-metal ferromagnet electrodes. To account for the spin signal loss within the interconnect, spin repeaters must be inserted along the interconnect. It is found that the optimal repeater insertion frequency to minimize the delay of the spin system is 2-3× higher than the critical repeater insertion frequency (to compensate only for signal losses.) Using Rent´s rule-based interconnect density function in a random logic block, a comparison of the average performance and energy dissipation of spin and CMOS circuits as a function of circuit size and complexity is provided. The upper bound on the size of the spin circuit in the presence of spin repeaters is also quantified.
Keywords :
CMOS logic circuits; electron spin; ferromagnetic materials; graphene; integrated circuit interconnections; magnetic circuits; magnetic logic; magnetic switching; magnetoelectronics; nanomagnetics; nanoribbons; repeaters; spin systems; Bennett clocking; C; CMOS system; Rent rule-based interconnect density function; circuit complexity; circuit size; circuit-size limits; conventional electrical counterparts; electron spin; energy dissipation; graphene nanoribbons; half-metal ferromagnet electrodes; information processing system; interconnect analysis; mixed-mode switching; nanomagnet dynamics; optimal repeater insertion frequency; random logic block; size 7.5 nm; spin repeaters; spin signal loss; spin-torque assisted switching; spin-torque devices; spin-torque logic circuits; sptimal repeater insertion; CMOS integrated circuits; Energy dissipation; Integrated circuit interconnections; Integrated circuit modeling; Performance evaluation; Repeaters; Switching circuits; Rent´s rule; Spintronics; non-local spin valve; post-CMOS; spin torque; wire length distribution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4673-1034-5
Type :
conf
DOI :
10.1109/ISQED.2012.6187507
Filename :
6187507
Link To Document :
بازگشت