Title :
Robust metastability-based TRNG design in nanometer CMOS with sub-vdd pre-charge and hybrid self-calibration
Author :
Suresh, Vikram B. ; Burleson, Wayne P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Massachusetts, Amherst, MA, USA
Abstract :
In this work, we study the impact of sub-vdd pre-charge operation of metastability-based True Random Number Generator (TRNG) and propose a hybrid self-calibration to improve the statistics of the TRNG in the presence increasing intra-die variation. Circuits designed in deep submicron technologies are susceptible to process variation. The variability may affect the circuit performance, power and reliability. Numerous pre-silicon design methodologies and post-silicon circuit tuning mechanisms have been studied in literature. We propose a sub-vdd pre-charge technique to improve the tolerance of the TRNG to device mismatch. This is followed by a hybrid self-detection and calibration technique based on algorithmic post processing and circuit tuning to mitigate the effects of variability. The cryptographic metric of `bit entropy´ is used to validate the proposed techniques. The TRNG circuit and the proposed techniques are implemented using 45nm PDK. Results show that variation in fabrication process affect the reliability of TRNG circuits. Pre-charging the TRNG to 0.7V for a typical supply voltage of 1.1V reduces the impact of device mismatch on the circuit by 2X for device mismatch as large as 4-5%. The hybrid self-calibration further improves the bit entropy by ~120% across a range of 5% intra-die variation. The simple control logic has an estimated area of 128 um2 and results in a negligible energy overhead of 0.82 fJ/bit.
Keywords :
CMOS integrated circuits; calibration; circuit tuning; integrated circuit design; integrated circuit reliability; random number generation; robust control; PDK; TRNG circuit reliability; TRNG design; algorithmic post processing; bit entropy cryptographic metric; circuit design; circuit tuning mechanisms; deep submicron technology; device mismatch; hybrid self-calibration; intradie variation; nanometer CMOS technology; robust metastability; simple control logic estimation; size 45 nm; sub-Vdd pre-charge technique; true random number generator design; variability effect mitigation; voltage 0.7 V; voltage 1.1 V; Calibration; Entropy; Inverters; MOS devices; Noise; Transistors; Tuning; Entropy; Hybrid Self-calibration; Intra-die variation; TRNG;
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4673-1034-5
DOI :
10.1109/ISQED.2012.6187509