Title :
A non-scan DFT method at register-transfer level to achieve complete fault efficiency
Author :
Ohtake, Satoshi ; Wada, Hiroki ; Masuzawa, Toshimitsu ; Fujiwara, Hideo
Author_Institution :
Graduate Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Japan
Abstract :
This paper presents a non-scan design-for-testability (DFT) method for VLSIs designed at register transfer level (RTL) to achieve complete fault efficiency. In RTL design, a VLSI generally consists of a controller and a data path. The controller and the data path are connected with internal signals: control signals and status signals. The proposed method consists of the following two steps. First, we apply our DFT methods to the controller and the data path, respectively. Then, to support at-speed testing, we append a test plan generator which generates a sequence of test control vectors for the modified data path. Our experimental results show that the proposed method can reduce significantly both of test generation time and test application time compared with the full-scan design, though the hardware overhead of our method is slightly larger than that of the full-scan design.
Keywords :
VLSI; design for testability; integrated circuit design; integrated circuit testing; VLSI; controller; data path; fault efficiency; nonscan design-for-testability; register transfer level design; test plan generator; Circuit faults; Circuit testing; Costs; Design for testability; Design methodology; Hardware; Logic testing; Sequential analysis; Sequential circuits; Very large scale integration;
Conference_Titel :
Design Automation Conference, 2000. Proceedings of the ASP-DAC 2000. Asia and South Pacific
Conference_Location :
Yokohama, Japan
Print_ISBN :
0-7803-5973-9
DOI :
10.1109/ASPDAC.2000.835171