Title :
Hierarchical power network synthesis for multiple power domain designs
Author :
Lee, Chieh-Jui ; Liu, Sean Shih-Ying ; Huang, Chuan-Chia ; Chen, Hung-Ming ; Lin, Chang-Tzu ; Lee, Chia-Hsin
Author_Institution :
Inst. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
In this paper, we propose a methodology that synthesize and optimize the power network for design with multiple power domains. An architecture is presented to represent the power network with presence of sleep transistors. The power network is numerically modeled to RC network using Modified Nodal Analysis and solved using Conjugate Gradient Method. Regarding to IR drop effect mitigation, an optimization technique is proposed based on Simulated Annealing that minimize total power stripe area while satisfying a given IR drop constraint. In consideration of multiple power domains, the given power domains are represented in tree-like structure and our algorithm is recursively applied to synthesize and optimize the power network for each power domain in a hierarchical fashion. The proposed methodology is integrated to commercial design tool and experimented on real design case for evaluation. To ensure practical aspect of our approach, evaluation is performed on latest digital design commercial tool. Design data and parameters are extracted using Open Access. The result of our algorithm is fed back to latest commercial tool for final IR and EM analysis. Our algorithm is tested on both industrial testcase and academic MCNC benchmark. Comparing to conventional P/G network, using our power network synthesis can achieve 31%-35% reduction in total P/G area while satisfying maximum 10% IR-drop constraint.
Keywords :
conjugate gradient methods; network synthesis; power supply circuits; simulated annealing; transistors; IR drop constraint; academic MCNC benchmark; conjugate gradient method; digital design commercial tool; hierarchical power network synthesis; industrial testcase; modified nodal analysis; multiple power domain design; open access; power stripe area; simulated annealing; sleep transistors; tree-like structure; Algorithm design and analysis; Network synthesis; Optimization; Resistance; Switching circuits; Transistors; Wires;
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4673-1034-5
DOI :
10.1109/ISQED.2012.6187536