• DocumentCode
    1892484
  • Title

    A 40-nm 256-Kb 0.6-V operation half-select resilient 8T SRAM with sequential writing technique enabling 367-mV VDDmin reduction

  • Author

    Terada, M. ; Yoshimoto, S. ; Okumura, S. ; Suzuki, T. ; Miyano, S. ; Kawaguchi, H. ; Yoshimoto, M.

  • Author_Institution
    Grad. Sch. of Syst. Inf., Kobe Univ., Kobe, Japan
  • fYear
    2012
  • fDate
    19-21 March 2012
  • Firstpage
    489
  • Lastpage
    492
  • Abstract
    This paper introduces a novel half-select resilient dual write wordline 8T (DW8T) SRAM with a sequential writing technique. The process scaling increases random variation that degrades SRAM operating margins, for which the proposed DW8T cell presents two features: half-VDD precharging write bitlines and dual write wordlines. The dual write wordlines are sequentially activated in a write cycle, and its combination with the half-VDD precharge suppresses the half-select problem. The DW8T SRAM with the sequential writing technique improve a half-select bit error rate by 71% at the disturb worst corner (FS, 125°C) and by 79% at a typical corner (CC, 25°C) over the conventional 8T, respectively. We implemented a 256-Kb DW8T SRAM and a half-VDD generator on a single chip in a 40-nm CMOS process. The measurement results of the seven samples show that the proposed DW8T SRAM achieves a VDDmin of 600 mV and improves the average VDDmin by 367 mV compared to the conventional 8T SRAM. The measured leakage power can be reduced by 25%.
  • Keywords
    CMOS integrated circuits; SRAM chips; CMOS process; dual write wordlines; half-select bit error rate; half-select resilient dual write wordline 8T SRAM; leakage power; memory size 256 KByte; precharging write bitlines; sequential writing technique; size 40 nm; voltage 0.6 V; voltage 367 mV; Bit error rate; Generators; Power measurement; Random access memory; Semiconductor device measurement; Voltage measurement; Writing; 8T; SRAM; disturb; half-select;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design (ISQED), 2012 13th International Symposium on
  • Conference_Location
    Santa Clara, CA
  • ISSN
    1948-3287
  • Print_ISBN
    978-1-4673-1034-5
  • Type

    conf

  • DOI
    10.1109/ISQED.2012.6187538
  • Filename
    6187538