DocumentCode :
1892720
Title :
Speed-path analysis for multi-path failed latches with random variation
Author :
Ishida, Tsutomu ; Nitta, Izumi ; Homma, Katsumi ; Kanazawa, Yuzi ; Komatsu, Hiroaki
Author_Institution :
Fujitsu Labs. Ltd., Kawasaki, Japan
fYear :
2012
fDate :
19-21 March 2012
Firstpage :
545
Lastpage :
552
Abstract :
In processor and high-end chip designs, path delay difference between pre-silicon and post-silicon have become an important issue. Identifying the factors for the difference with speed limiting paths is required to achieve target performance. A statistical diagnosis framework, called speed-path analysis, identifies them. Speed-path analysis uses fail data from at-speed delay test with silicon samples. Since at-speed delay test activates multiple paths simultaneously, it makes many failed latches with multiple sensitized paths. We will refer to these failed latches as multi-path failed latches. Previous works have not discussed how to handle multi-path failed latches because they are discussions under the assumption that path delay differences are obtained correctly. Generating additional test patterns to activate a single path for each latch is a very time-consuming task. Without using multi-path failed latches from at-speed delay test, the fatal factors for path delay differences with speed limiting paths can be missed because the number of non multi-path failed latches is small. This paper proposes methods for handling multi-path failed latches. By experiments based on a test processor design, we can deal with 12% of the timing-critical latches adopted as failed latches while 1% using only non multi-path failed latches.
Keywords :
delays; flip-flops; logic testing; at-speed delay testing; multipath failed latch; multiple sensitized path; path delay difference; random variation; speed limiting path; speed-path analysis; statistical diagnosis framework; test processor design; timing-critical latch adoption; Delay; Latches; Limiting; Sensitivity; Silicon; Systematics; Combinatorial optimization problem; Failed latch; Random variation; Speed limiting path;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4673-1034-5
Type :
conf
DOI :
10.1109/ISQED.2012.6187547
Filename :
6187547
Link To Document :
بازگشت