DocumentCode :
1892759
Title :
A yield-aware modeling methodology for nano-scaled SRAM designs
Author :
Grossar, Evelyn ; Croon, Jeroen ; Stucchi, Michele ; Maex, Karen ; Dehaene, Wim
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2005
fDate :
9-11 May 2005
Firstpage :
33
Lastpage :
36
Abstract :
In this paper, a modeling methodology to maximize the yield of a SRAM memory array is presented. The method is robust to process variations. Calibrated models for the distributions of performance parameters are used to predict the sensitivity of the design performance to variability. The calibration and the verification of the prediction are based on 130nm devices. Projection to future nano-scaled technology nodes indicates that further scaling requires good modeling of the parametric variations to overcome poor yield, unless the variations can be better controlled.
Keywords :
SRAM chips; integrated circuit design; integrated circuit modelling; integrated circuit yield; memory architecture; nanotechnology; 130 nm; calibrated models; nano-scaled SRAM designs; process variations; yield-aware modeling; CMOS technology; Delay effects; Design optimization; Environmental factors; Leakage current; Predictive models; Random access memory; Robustness; Subthreshold current; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuit Design and Technology, 2005. ICICDT 2005. 2005 International Conference on
Print_ISBN :
0-7803-9081-4
Type :
conf
DOI :
10.1109/ICICDT.2005.1502584
Filename :
1502584
Link To Document :
بازگشت