Title :
Monitoring and timing prediction in early analyzing and checking performance of interconnection networks at ESL
Author :
Wang, Mao-Yin ; Yeh, Jen-Chieh
Author_Institution :
Inf. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
Abstract :
When an advanced interconnection architecture with many routers (or switches) is designed to integrate a large number of system components into a single chip, its performance has to be analyzed or verified. This will take considerable time if no cost-effective technique is developed to deal with the complex task. In the paper, we present an early timing checking technique to verify interconnection performance at electronic system level. Experimental results show that the proposed technique has better violation detection efficiency than other ones.
Keywords :
integrated circuit interconnections; system-on-chip; ESL; SOC; advanced interconnection architecture design; cost-effective technique; early timing checking technique; electronic system level; interconnection network monitoring; interconnection network timing prediction; router; single chip component system; switch; violation detection efficiency; Buffer storage; Debugging; Monitoring; Routing; Timing; ESL; interconnection; monitor; performance; prediction;
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4673-1034-5
DOI :
10.1109/ISQED.2012.6187565