DocumentCode :
1893233
Title :
Improvement of non volatile memory tunnel oxide robustness and integrity by design optimization of the memory cell
Author :
Ackaert, Jan ; Backer, Eddy De ; Lowe, Antony ; Yao, Thicny ; Goessens, Claw ; Greenwood, Bruce ; Verpoort, Philippe
Author_Institution :
AMIS, Oudenaarde, Belgium
fYear :
2005
fDate :
9-11 May 2005
Firstpage :
103
Lastpage :
106
Abstract :
During the processing of CMOS with embedded NVM, an issue with the tunnel oxide was discovered. On part of the wafer, the tunnel oxide was very leaky and had a charge to breakdown (QBD) that was close to zero. The sensitivity of a capacitor test structure towards degradation due to the cleaning prior to the oxidation is depending very much on the design of the test structure. A very strong impact of the isolation of the test structure is observed. Gate oxide grown on a P-type well, that is electrically isolated by multiple junctions from exposed N-type well, was found to be very sensitive to Si surface cleaning treatment prior to the oxidation. When both P-type and N-type Si with only a single junction in between are exposed during this cleaning, then the oxide grown in the P-type silicon becomes very robust and insensitive to the surface treatment prior to the oxidation. Evidence is brought that the improvement of this P-type Si is due to the occurrence of an electrolytic cell in the Si during the cleaning. The electrolytic cell is formed by the exposed N- and P-type regions as electrodes and the cleaning chemicals as electrolyte. In this cell, the exposed N-type region is protecting the exposed P-type region against degradation of the Si surface during this cleaning treatment prior to the tunnel oxidation. As far as we know, for the first time it is demonstrated that with the proper design of connected N-type and P-well regions, it is possible to establish a very robust tunnel oxide in a P-type well that is insensitive to process variations during the cleaning of Si prior to the tunnel oxidation.
Keywords :
CMOS memory circuits; circuit optimisation; integrated circuit design; oxidation; random-access storage; surface cleaning; CMOS process; N-type region; P-type region; P-type well; capacitor test structure; cleaning chemicals; design optimization; electrolytic cell; exposed N-type well; gate oxide; memory cell; nonvolatile memory tunnel oxide; process variations; surface cleaning treatment; tunnel oxidation; CMOS process; Degradation; Design optimization; Electric breakdown; Nonvolatile memory; Oxidation; Robustness; Surface cleaning; Surface treatment; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuit Design and Technology, 2005. ICICDT 2005. 2005 International Conference on
Print_ISBN :
0-7803-9081-4
Type :
conf
DOI :
10.1109/ICICDT.2005.1502602
Filename :
1502602
Link To Document :
بازگشت