Title :
A simple 4 G-bit DRAM technology utilizing high-aspect-ratio pillars for cell-capacitors and peripheral-vias simultaneously fabricated
Author :
Nakamura, S. ; Kosugi, M. ; Sato, A. ; Hatada, A. ; Minakata, H. ; Kobayashi, M. ; Kurahashi, T. ; Suzuki, R. ; Sasaki, N.
Author_Institution :
Fujitsu Labs. Ltd., Atsugi, Japan
Abstract :
A simple high-aspect-ratio pillar capacitor is realized for COB type STC cells for 4 Gbit DRAMs. The cell area is 0.21 /spl mu/m/sup 2/ with a design rule of 0.15 /spl mu/m. The high-aspect-ratio vias in the peripheral region due to the capacitor height are formed by via-pillars that are fabricated simultaneously with capacitor-pillars, resulting in keeping the surface flat for multiple-layer metal interconnections. The well-established ON dielectric film can be used by the high-aspect-ratio pillar capacitors instead of complicated structures such as cylindrical capacitors or unstable dielectrics such as BST. A pillar height of 1.5 /spl mu/m results in a storage capacitance of 17 fF/cell and a leakage-current of 0.058 fA/cell for ON dielectric film with an oxide equivalent thickness toxeq of 4.1 nm. The ON film is formed by oxidizing Si/sub 3/N/sub 4/ film at a low temperature of 650/spl deg/C and a high pressure of 25 atm. in steam. This process architecture fully utilizes the self-aligned process: a self-aligned contact etching of source and drain windows, a self-aligned elevated source and drain by polysilicon damascene, a self-aligned Ti silicidation of the surface of source and drain, a self-aligned plug to Si/sub 3/N/sub 4/ encapsulated bit-lines, a self-aligned patterning of capacitor plate-electrodes, and a self-aligned formation of metal contacts for peripheral vias and storage nodes. The silicided elevated source/drain and flat surface make this device structure suitable for merged DRAM/logic of the 4 Gbit DRAM era.
Keywords :
CMOS memory circuits; DRAM chips; MOS capacitors; integrated circuit metallisation; integrated circuit technology; 0.15 micron; 25 atm; 4 Gbit; 650 C; COB type STC cells; Gbit DRAM technology; ON dielectric film; Si/sub 3/N/sub 4/; Si/sub 3/N/sub 4/ film; SiNO; TiSi/sub 2/; capacitor plate-electrodes; cell-capacitors; high-aspect-ratio pillars; metal contacts; multiple-layer metal interconnections; peripheral-vias; polysilicon damascene; self-aligned Ti silicidation; self-aligned contact etching; self-aligned patterning; self-aligned plug; self-aligned process; silicided elevated source/drain; Binary search trees; Capacitance; Capacitors; Dielectric films; Etching; Plugs; Random access memory; Semiconductor films; Silicidation; Temperature;
Conference_Titel :
Electron Devices Meeting, 1997. IEDM '97. Technical Digest., International
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-7803-4100-7
DOI :
10.1109/IEDM.1997.649448