Title :
Applying defect-based test to embedded memories in a COT model
Author_Institution :
Artisan Components, Sunnyvale, CA, USA
Abstract :
Defect-based testing for digital logic concentrates primarily on methods of test application, including for example at-speed structural tests and IDDQ testing. In contrast, defect-based testing for memory concentrates on defect analysis of key parts of the layout and the development of application-independent patterns that will test for likely failures. Testing hundreds of embedded memories on today\´s SoC designs requires a combination of these approaches in order to assure high quality. Historically, DBT has been enabled in large vertically structured companies that included design, test development, and manufacturing. Many of today\´s SoCs are built with a different approach, the "customer-owned tooling" (COT) model, where a fables design customer builds a chip with third party IP, including memories, manufactures it through a foundry, and tests it at a separate test house. This complex supply chain cannot be ignored when developing a test solution.
Keywords :
SRAM chips; automatic test pattern generation; embedded systems; failure analysis; fault diagnosis; integrated circuit design; logic testing; system-on-chip; IDDQ test; SoC; automatic test pattern generation; customer owned tooling model; defect analysis; embedded memory; fables design customer; failure analysis; fault diagnosis; foundry; integrated circuit design; quiescent power supply current; speed structural test; system on chip; test development; test solution; third party IP; Automatic testing; Circuit testing; Electronic design automation and methodology; Failure analysis; Foundries; Logic testing; Manufacturing processes; Pattern analysis; Random access memory; Virtual manufacturing;
Conference_Titel :
Memory Technology, Design and Testing, 2003. Records of the 2003 International Workshop on
Print_ISBN :
0-7695-2004-9
DOI :
10.1109/MTDT.2003.1222364