DocumentCode :
1895522
Title :
A 10-BIT 100MS/s pipelined ADC IN 0.18μm CMOS technology
Author :
Lee, Hwei-Yu ; Liu, Shen-Iuan
Author_Institution :
Graduate Institute of Electronics Engineering and Department of Electrical Engineering, National Taiwan University, Taipei, 10617, China
fYear :
2007
fDate :
26-29 Sept. 2007
Firstpage :
3
Lastpage :
6
Abstract :
10-b resolution is achieved by applying the existing commutated feed-back capacitor switching (CFCS) technique. Capacitive loads in the transfer characteristics are reduced in critical pipeline stages, and single-phase latches are proposed to reduce the number of delay elements by half. In order to obtain the required clock driving capability, distributed clock generator is used. This prototype is made into a 10-b 100-MS/s CMOS pipelined analog-to-digital converter (ADC) using 0.18 μ m CMOS 1P6M process. It dissipates 90 mW with a supply voltage of 1.8 V and occupies 0.98mm2 active area. The measured performance achieves 56.2 dB signal to noise plus distortion ratio (SNDR) at sampling rate of 100 MS/s. The differential nonlinearity (DNL) and integral-nonlinearity (INL) are 0.54-LSB and 1.08-LSB, respectively.
Keywords :
Analog-digital conversion; CMOS process; CMOS technology; Capacitors; Clocks; Delay; Distortion measurement; Pipelines; Prototypes; Voltage; Analog-to-digital converter (ADC); bootstrapped switches; pipelined;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2007 IEEE International
Conference_Location :
Hsin Chu, Taiwan
Print_ISBN :
978-1-4244-1592-2
Electronic_ISBN :
978-1-4244-1593-9
Type :
conf
DOI :
10.1109/SOCC.2007.4545413
Filename :
4545413
Link To Document :
بازگشت