DocumentCode :
1895643
Title :
Design of cost-efficient memory-based FFT processors using single-port memories
Author :
Yang, Yao-Xian ; Li, Jin-Fu ; Liu, Hsiang-Ning ; Wey, Chin-Long
Author_Institution :
Department of Electrical Engineering, National Central University, Jhongli, Taiwan, 320
fYear :
2007
fDate :
26-29 Sept. 2007
Firstpage :
29
Lastpage :
32
Abstract :
This paper proposes a new memory-based FFT processor. Only an N-bit single-port memories are required for implementing an N-point FFT processor. This reduces the area, power, and test cost of the proposed memory-based FFT processor. Moreover, a time/space-embedded signal flow graph is proposed to verify the functionality of our proposed memory-based FFT processor. Experimental results show that area cost of the memories in the proposed FFT processor is much lower than those described in the existing works.
Keywords :
Arithmetic; Computer architecture; Costs; Digital signal processing; Discrete Fourier transforms; Multiplexing; Read only memory; Signal processing algorithms; Speech analysis; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2007 IEEE International
Conference_Location :
Hsin Chu, Taiwan
Print_ISBN :
978-1-4244-1592-2
Electronic_ISBN :
978-1-4244-1593-9
Type :
conf
DOI :
10.1109/SOCC.2007.4545419
Filename :
4545419
Link To Document :
بازگشت