DocumentCode :
1896282
Title :
Research on Synchronous Sampling Clock Jitter of Power System
Author :
Zhang Bin ; Zhang Dong-lai
Author_Institution :
Shenzhen Grad. Sch., Electr. Eng. Dept., Harbin Inst. of Technol., Shenzhen, China
fYear :
2010
fDate :
25-26 Dec. 2010
Firstpage :
1
Lastpage :
4
Abstract :
The principle of synchronous sampling is introduced and the sampling noise brought by clock jitter is analyzed in this paper. The method of calculating the SNR of sampling signal interfered by clock jitter is proposed and the condition that clock jitter noise can be neglected is derived too. This paper proposes a kind of equal phase mean filter fitting for clock jitter noise. The effects of this filter with different amount of points are compared. The simulation result shows that equal phase mean filtering can attenuate clock jitter noise effectively.
Keywords :
clocks; filtering theory; jitter; power systems; signal sampling; SNR; clock jitter noise; phase mean filter; power system; sampling noise; sampling signal; synchronous sampling clock jitter; Clocks; IIR filters; Jitter; Power harmonic filters; Signal to noise ratio; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Engineering and Computer Science (ICIECS), 2010 2nd International Conference on
Conference_Location :
Wuhan
ISSN :
2156-7379
Print_ISBN :
978-1-4244-7939-9
Electronic_ISBN :
2156-7379
Type :
conf
DOI :
10.1109/ICIECS.2010.5678136
Filename :
5678136
Link To Document :
بازگشت