Title :
An experimental analysis of hardening techniques for SRAM-based FPGAs
Author :
Sterpone, L. ; Violante, M. ; Rezgui, S.
Author_Institution :
Politecnico di Torino, Turin
Abstract :
Triple modular redundancy (TMR) is recognized as one of the possible solutions to harden circuits implemented on SRAM-based FPGAs against soft-errors affecting configuration memory and user memory. Several works already showed cross-section figures confirming the soundness of TMR principle, however some faults still escape the TMR´s fault masking mechanism. In this work we analyzed by means of extensive fault-injection experiments the TMR architecture. We identified some of the causes that are responsible for the escaped faults, and we proposed some possible solutions. In our analyses we considered both the TMR and one of its enhanced versions, the XTMR.
Keywords :
SRAM chips; fault diagnosis; field programmable gate arrays; redundancy; FPGAs; SRAM; fault injection; fault masking; soft-errors; triple modular redundancy; Circuit faults; Field programmable gate arrays; Integrated circuit interconnections; Logic devices; Programmable logic arrays; Redundancy; Routing; Single event transient; Switches; Wiring;
Conference_Titel :
Radiation and Its Effects on Components and Systems, 2005. RADECS 2005. 8th European Conference on
Conference_Location :
Cap d´Agde
Print_ISBN :
978-0-7803-9502-2
Electronic_ISBN :
0379-6566
DOI :
10.1109/RADECS.2005.4365639