DocumentCode :
1896687
Title :
Pseudo-symmetric functional decision diagrams
Author :
Chrzanawska-Jeske, M. ; Ma, Xiang Ying ; Wang, Wei
Author_Institution :
Dept. of Electr. Eng., Portland State Univ., OR, USA
Volume :
6
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
175
Abstract :
A new algorithm for generating a regular logic structure, pseudo-symmetric functional decision diagrams (PSFDDs), for completely specified Boolean functions is presented. The diagrams are based on functional decision diagrams (FDDs) and pseudo-symmetric binary decision diagrams (PSBDDs). A Davio expansion is used to generate the initial vertex subfunctions which are then modified by a new join-XOR operation. The operation allows one to combine adjacent vertices such that the function is represented as a regular pseudo-symmetric network which can be easily implemented with an array of AND/XOR gates. Due to the regular structure the interconnection length is known from representation so the post-layout delays can be accurately predicted before the layout is completed
Keywords :
Boolean functions; circuit layout CAD; delays; logic CAD; logic arrays; logic gates; multivalued logic circuits; AND/XOR gates; Davio expansion; adjacent vertices; completely specified Boolean functions; initial vertex subfunctions; interconnection length; post-layout delays; pseudo-symmetric functional decision diagrams; regular logic structure; Boolean functions; Circuit synthesis; Data structures; Delay; Field programmable gate arrays; Integrated circuit interconnections; Logic arrays; Logic devices; Routing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.705240
Filename :
705240
Link To Document :
بازگشت