DocumentCode :
1896876
Title :
In pursuit of instant gratification for FPGA design
Author :
Love, A. ; Wenwei Zha ; Athanas, Peter
Author_Institution :
Bradley Dept. of Electr. & Comput. Eng., Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
fYear :
2013
fDate :
2-4 Sept. 2013
Firstpage :
1
Lastpage :
8
Abstract :
This paper describes an alternative FPGA design compilation flow to reduce the back-end time required to implement a Xilinx FPGA design. Using a library of precompiled modules and associated meta-data, bitstream-level assembly of desired designs can occur in a fraction of the time of traditional back-end tools. Modules are bound, placed, and routed using custom bitstream assembly with the primary objective of rapid compilation while preserving performance. Since vendor tools are not needed for assembly, compilation can be performed in embedded and/or untethered environments. As a result, large device compilations can be assembled in seconds. This turbo flow (TFlow) enables software-like turn-around time for faster prototyping and increased productivity.
Keywords :
electronic engineering computing; field programmable gate arrays; sensor fusion; TFlow; Xilinx FPGA design; associated meta-data; back-end time; bitstream-level assembly; compilation flow; instant gratification; software-like turn-around time; turbo flow; Assembly; Field programmable gate arrays; Libraries; Productivity; Routing; Shape; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
Type :
conf
DOI :
10.1109/FPL.2013.6645505
Filename :
6645505
Link To Document :
بازگشت