DocumentCode :
1896903
Title :
Diagnosing scan chains using SAT-based diagnostic pattern generation
Author :
Li, Jin-Fu ; Zheng, Feijun ; Cheng, Kwang-Ting
Author_Institution :
Department of Electrical Engineering, National Central University, Jhongli, China
fYear :
2007
fDate :
26-29 Sept. 2007
Firstpage :
273
Lastpage :
276
Abstract :
This paper presents a new diagnosis method for locating stuck-at and timing faults in the scan chains. Generating diagnostic patterns for locating the faulty scan cell is formulated as a Boolean Satisfiability (SAT) problem so that any state-of-the-art SAT solvers can be directly employed for diagnostic test generation. Several modeling techniques are introduced to facilitate the task. Experimental results show that the proposed approach can very precisely locate the faulty scan cell for almost all benchmark circuits with which we have experimented. In comparison with the existing approaches, the proposed method achieves better diagnosis resolution.
Keywords :
Automatic test pattern generation; Circuit faults; Combinational circuits; Fault diagnosis; Signal analysis; Signal processing; Silicon; Statistical analysis; Test pattern generators; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2007 IEEE International
Conference_Location :
Hsin Chu, Taiwan
Print_ISBN :
978-1-4244-1592-2
Electronic_ISBN :
978-1-4244-1593-9
Type :
conf
DOI :
10.1109/SOCC.2007.4545473
Filename :
4545473
Link To Document :
بازگشت